Skip to content
View Bhuv27nesh's full-sized avatar
🎯
Focusing
🎯
Focusing
  • Manipal, India
  • 13:54 (UTC +05:30)

Block or report Bhuv27nesh

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Maximum 250 characters. Please don't include any personal information such as legal names or email addresses. Markdown supported. This note will be visible to only you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse
Bhuv27nesh/README.md

Hi 👋, I'm Bhuvanesh

  • 🌱 I’m currently learning SystemVerilog, Python, TCL

bhuv27nesh

Languages:

c python html5 tcl

Simulation Tools:

c c c matlab scikit_learn LTSpice Verilator

Tools / OS:

git linux kali_linux

Connect with me:

www.linkedin.com/in/bhuvanesh-vinayak-sirsikar-924867236

Pinned Loading

  1. Synthesizable-Parametrized-ALU-Design Synthesizable-Parametrized-ALU-Design Public

    Arithmetic and logical units are an integral part of any SOC that performs Arithmetic and logical operations. The ALU designed in this project supports variety of functions including arithmetic ope…

    Verilog 1

  2. Verilog-Based-Verification-of-a-MOD-10-Counter-Design Verilog-Based-Verification-of-a-MOD-10-Counter-Design Public

    The MOD-10 counter was functionally verified using a Verilog testbench to validate reset, load, increment, and rollover operations. Out of 2987 executed test cases, 2937 passed successfully, achiev…

    Verilog 1

  3. Understanding_Python Understanding_Python Public

    This repository is my Python learning journey through the freeCodeCamp Python course (https://www.freecodecamp.org/learn/python-v9/ ). It includes hands-on projects and practical exercises related …

    Python 1

  4. RAM_Verification RAM_Verification Public

    A 1024x8 synchronous RAM was verified using directed tests with task-based stimulus for better code density. Line coverage reached 100%, but toggle coverage is ~50–57%, showing limited signal activ…

    Verilog 1

  5. Verilog_Clock_Frequency_Calculator Verilog_Clock_Frequency_Calculator Public

    Exploring clock frequency calculation, testbench clock generation, and clock scaling techniques.

    HTML 1

  6. Understanding_Debounce Understanding_Debounce Public

    Debouncing is a technique used in digital hardware to eliminate unwanted multiple transitions caused by mechanical switch bouncing and produce a single stable signal.

    Verilog 1